

### Goals



- What is **Independent Thread Scheduling**?
- Utilizing warp-level primitives effectively
- **Tensor Cores**



# Independent Warp Scheduling

# Warp Scheduling



- Each warp scheduler can schedule to a number of
  - ALUs
    - FP32, INT32, FP64
  - Tensor cores
  - Special function units
    - sqrt, exp, ...
  - Load/store units
- State of multiple warps is kept on chip
  - Latency hiding
- Every clock cycle
  - Warp scheduler elects eligible warp
  - Schedules instruction from that warp

### **TU 102 SM**



# Warp Scheduling



- SIMT/SIMD execution
  - One control flow, multiple data paths
  - Spend more silicon on raw computation

What about control flow?

### **TU 102 SM**



### Control Flow



- Unconditional branches
  - No problem

- Uniform branches
  - No problem

- Non-uniform branches
  - Problem

```
f();
goto x;
if (blockIdx.x < 16) {</pre>
if (threadIdx.x < 16) {</pre>
```

### Traditional SIMT Execution



- 32 threads (1 warp) execute in SIMT fashion
  - 1 program counter shared per warp
  - Divergent paths leave threads inactive
    - Whole warp must execute each branch sequentially
  - Reconverge after divergent section

```
if (threadIdx.x < 4) {
        A;
        B;
} else {
        X;
        Y;
}
Z;</pre>
```



### Control Flow



- Implement via predication
- What about branches in branches?

- Branch stack
  - Push mask of active threads
  - Run first half
  - Pop mask of active threads
  - Run other half



```
__global__ void test(int* out, int N) {
   unsigned int idx = blockIdx.x*blockDim.x + threadIdx.x;

   if (threadIdx.x < N)
      out[idx] = N;
}</pre>
```

https://godbolt.org/z/TocT1fqEW

## Example 1: Predication



```
test(int*, int):
MOV R1, c 0x0 0x44
S2R R0, SR CTAID.X
S2R R3, SR TID.X
IMAD R0, R0, c[0x0][0x28], R3
<u>ISET</u>P.GE.U32.AND P0, PT, R0, c[0x0][0x148], PT
@P0 EXIT
ISCADD R2.CC, R0, c[0x0][0x140], 0x2
MOV32I R3, 0x4
MOV R4, c[0x0][0x148]
IMAD.U32.U32.HI.X R3, R0, R3, c 0x0 0x144
ST.E [R2], R4
EXIT
.L 1:
BRA `(.L_1)
.L 20:
```



```
_global__ void test(int* out, int N) {
   unsigned int idx = blockIdx.x*blockDim.x + threadIdx.x;

if (threadIdx.x < N)
   if (idx % 2 == 0)
      out[idx] = out[idx] + 2;

else
   out[idx] = out[idx] - 8;
}</pre>
```

https://godbolt.org/z/fs11YEvTq

### Example 2: Predication



```
test(int*, int):
 MOV R1, c 0x0 0x44
 S2R R0, SR CTAID.X
 S2R R3, SR TID.X
 IMAD R0, R0, c 0x0 0x28, R3
 <u>ISE</u>TP.GE.U32.AND P0, PT, R0, c[0x0][0x148], PT
 @P0 EXIT
 ISCADD R2.CC, R0, c[0x0][0x140], 0x2
 MOV32I R3, 0x4
 IMAD.U32.U32.HI.X R3, R0, R3, c 0x0 0x144
 LOP32I.AND R0, R0, 0x1
 LD.E R4, R2
 ISETP.NE.U32.AND P0, PT, R0, 0x1, PT
 @!P0 IADD32I R5, R4, -0x8
 @!P0 ST.E [R2], R5
 @!P0 EXIT
 IADD32I R4, R4, 0x2
 ST.E [R2], R4
 EXIT
 .L 1:
 BRA (.L 1)
 .L 20:
```



```
_device__ void A();
_device__ void B();
_device__ void C();
_global__ void test() {
  unsigned int idx = blockIdx.x*blockDim.x + threadIdx.x;
  if (idx < 16)</pre>
      A();
      B();
  C();
```

https://godbolt.org/z/edWKMaEr6

# Example 3: Branch Stack



```
test():
MOV R1, c[0x0][0x44]
S2R R0, SR CTAID.X
SSY `(.L_2)
S2R R3, SR TID.X
IMAD R0, R0, c[0x0][0x28], R3
ISETP.GE.U32.AND P0, PT, R0, 0x10, PT
@!P0 BRA `(.L_3)
JCAL (Z1Bv)
NOP.S (*"TARGET= .L_2 "*)
JCAL (Z1AV)
NOP.S (*"TARGET= .L_2 "*)
JCAL (_Z1Cv)
MOV RZ, RZ
EXIT
.L 4:
BRA (.L_4)
.L 19:
```

# Example 3: $CC \geq 7.0$

```
test():
IMAD.MOV.U32 R1, RZ, RZ, c[0x0][0x28]
S2R R0, SR CTAID.X
```

no sync needed to switch to other branch

```
RMOV 32.CLEAR RZ, B6
BSSY $6, `(.L_5)
S2R R3, SR TID.X
IMAD R0, R0, c[0x0][0x0], R3
ISETP.GE.U32.AND PO, PT, RO, 0x10, PT
@!P0 BRA `(.L 6)
MOV R20, 32@lo((test() + .L 2@srel))
MOV R21, 32@hi((test() + .L 2@srel))
CALL.ABS.NOINC (Z1Bv)
.L 2:
BRA (.L_3)
.L 6:
MOV R20, 32@lo((test() + .L 3@srel))
MOV R21, 32@hi((test() + .L 3@srel))
CALL.ABS.NOINC `( Z1Av)
MOV R20, 32@lo((test() + .L 4@srel))
MOV R21, 32@hi((test() + .L 4@srel))
CALL.ABS.NOINC `( Z1Cv)
.L 4:
EXIT
.L 7:
BRA (.L 7)
.L 20:
```

### Traditional SIMT Execution



- Per warp state
  - Program counter
  - Active mask
  - Branch stack



Only one branch active per warp at any moment

### Traditional SIMT Execution



```
__device__ unsigned int mutex = 0;

__device__ void acquire() {
    while (atomicCAS(&mutex, 0, 1) );
    /* mutex acquired */
}

__device__ void release() {
    atomicCAS(&mutex, 1, 0);
}
```





- Execution state per thread
  - Requires 2 additional registers
- Makes it possible to
  - Yield execution of any thread
  - Make better use of execution resources
  - Allow thread to wait for data produced by another
- Forward progress guarantee for all branches
- Convergence optimizer tries to maintain as much convergence



32 thread warp with independent scheduling

### Volta SIMT Model





- Keep multiple branches in flight
- Still execute same instruction for active threads

```
if (threadIdx.x < 4) {
        A;
        B;
} else {
        X;
        Y;
}</pre>
```

```
X; Y; Z; Z; .... Z; .... Time
```

Use \_\_syncwarp() to enforce convergence

```
if (threadIdx.x < 4) {
        A;
        B;
} else {
        X;
        Y;
}
Z;
__syncwarp()</pre>
```





Warp can now yield execution

```
_device__ unsigned int mutex = 0;
_device__ void acquire() {
  unsigned int ns = 8;
  while (atomicCAS(&mutex, 0, 1) == 1) {
       __nanosleep(ns);
      if (ns < 256)
          ns *= 2;
_device__ void release() {
   atomicCAS(&mutex, 1, 0);
```

### **Pitfalls**



- Applications assuming reads/writes are implicitly visible to other threads in warp require
  - \_\_syncwarp()
  - Whenever data is exchanged via global/shared within warp
  - Non-exited threads must execute a \_\_syncwarp() with the same mask
  - Guarantees memory ordering among threads participating
- \_\_syncthreads() must be reached by all non-exited threads
- Use racecheck and synccheck to check for violations

### **Effects**



- If kernel consumes < 30 registers per thread
  - No change to theoretical occupancy
  - Most cases will see no difference
  - But depends on workload

To disable ITS compile with | -arch=compute\_60 -code=sm\_7x



# Warp-Level Primitives

## Data Exchange



- To exchange data between threads in a warp
  - \_\_shfl\_sync, \_\_ballot\_sync, ...
  - Mask is the set of threads participating in operation
  - Can be used in thread-divergent branches

```
if (threadIdx.x % 2) {
   val += __shfl_sync(FULL_MASK, val, 0);
   val += __shfl_sync(FULL_MASK, val, 0);
```

# Active Mask Query



- \_\_activemask() returns 32-bit mask of currently active threads
- How to use <u>activemask()</u> correctly?
  - Implicit lock step execution is not guaranteed

```
if (threadIdx.x < NUM_ELEMENTS) {
   unsigned int mask = __activemask();
   val = input[threadIdx.x];
   for (int offset = 16; offset > 0; offset /= 2)
     val += __shfl_down_sync(mask, val, offset);
   // ...
}
```

Not guaranteed to execute <u>\_\_activemask()</u> together → results in partial sum

# Active Mask Query



- Use a synchronization primitive to query correct mask for branch
  - Before branch

```
unsigned int mask = __ballot_sync(FULL_MASK, threadIdx.x < NUM_ELEMENTS);</pre>
if (threadIdx.x < NUM_ELEMENTS) {</pre>
    val = input[threadIdx.x];
    for (int offset = 16; offset > 0; offset /= 2)
        val += __shfl_down_sync(mask, val, offset);
```

# Warp Synchronization



Can be used to explicitly force synchronization

```
void __syncwarp(unsigned int mask=FULL_MASK);
```

- Forces executing thread to wait until all threads in mask hit a \_\_syncwarp()
  - With the same mask

# Warp Synchronization



```
shared shmem[blockDim.x];
unsigned int tid = threadIdx.x;
shmem[tid] += shmem[tid+16];
syncwarp();
shmem[tid] += shmem[tid+8];
__syncwarp();
shmem[tid] += shmem[tid+4];
 syncwarp();
shmem[tid] += shmem[tid+2];
__syncwarp();
shmem[tid] += shmem[tid+1];
__syncwarp();
```

```
shared shmem[blockDim.x];
unsigned int tid = threadIdx.x;
int v = shmem[tid];
v += shmem[tid+16]; syncwarp();
shmem[tid] = v; __syncwarp();
v += shmem[tid+8]; __syncwarp();
shmem[tid] = v; __syncwarp();
v += shmem[tid+4]; __syncwarp();
shmem[tid] = v; __syncwarp();
v += shmem[tid+2]; __syncwarp();
shmem[tid] = v; __syncwarp();
v += shmem[tid+1]; __syncwarp();
shmem[tid] = v;
```





# Opportunistic Warp-Level Programming



- Some computations don't depend on specific threads
  - Use whatever threads currently available
- Warp aggregation
  - Example: Combine atomic operations of multiple threads into a single atomic

```
device__ int atomicInc(int *ptr) {
 return atomicAdd(ptr, 1);
```

## Opportunistic Warp-Level Programming



```
_device__ int atomicAggInc(int *ptr) {
  int mask = __match_any_sync(__activemask(), ptr);
  int leader = __ffs(mask) - 1;
  int change = __popc(mask);
  int res;
  if (lane_id() == leader)
      res = atomicAdd(ptr, change);
  res = shfl sync(mask, res, leader);
  return res + __popc(mask & ((1 << lane_id()) - 1));</pre>
```

# Implicit Warp-Sync Programming



- Implicit warp-synchronous programming is unsafe
  - Legacy warp-level primitives already deprecated since CUDA 10

```
assert(__activemask() == FULL_MASK); // assume this is true
__syncwarp();
assert(__activemask() == FULL_MASK); // this may fail
```

To force legacy behavior / disable ITS compile with \_\_arch=compute\_60 -code=sm\_7x



# Tensor Cores



- Volta+ architectures introduce **Tensor Cores** 
  - Programmable Matrix-Multiply-And-Accumulate  $D = A \times B + C$ 
    - Titan V / Tesla V100 → 8 Tensor Cores per SM
- 1 Tensor Core
  - 4x4x4 matrix processing array





- Each core does 64 floating point FMA (2 ops) operations per clock
  - 8 Tensor Cores → 64 \* 2 \* 8 Ops/cycle → 1024 Ops/cycle
- Used concurrently by a full warp
  - 16x16x16 matrix operation



### Tensor Cores in Libraries



- Currently available in cuDNN and cuBLAS
  - To speed up GEMM and convolutions
  - Set math type to
    - CUBLAS\_TENSOR\_OP\_MATH
    - CUDNN\_TENSOR\_OP\_MATH

# cuBLAS Mixed-Precision GEMM (FP16 Input, FP32 Compute)



- Restrictions on input size and layout
  - Fall back to non tensor core implementation if not possible

#### How to use Tensor Cores



```
#include <mma.h>
using namespace nvcuda::wmma;
```

```
template<typename Use, int m, int n, int k, typename T, typename Layout=void> class fragment;
void load matrix sync(fragment<...> &a, const T* mptr, unsigned Ldm);
void load_matrix_sync(fragment<...> &a, const T* mptr, unsigned Ldm, layout_t layout);
void store_matrix_sync(T^* mptr, const fragment<...> &a, unsigned Ldm, layout_t layout);
void fill_fragment(\underline{\text{fragment}} < ... > &a, const \underline{\text{T\&}} v);
void mma sync(fragment<...> &d, const fragment<...> &a, const fragment<...> &b,
const fragment<...> &c, bool satf=false);
```



```
global void wmma_example(half *a, half *b, float *c, int M, int N, int K,
                          float alpha, float beta) {
  int lda = M; // multiples of 16
  int ldb = K; // multiples of 16
  int ldc = M; // multiples of 16
  int warp m = (blockIdx.x * blockDim.x + threadIdx.x) / warpSize;
  int warp n = (blockIdx.y * blockDim.y + threadIdx.y);
  wmma::fragment<wmma::matrix_a, 16, 16, 16, half, wmma::col_major> a_frag;
  wmma::fragment<wmma::matrix b, 16, 16, 16, half, wmma::col major> b frag;
  wmma::fragment<wmma::accumulator, 16, 16, 16, float > acc frag;
  wmma::fragment<wmma::accumulator, 16, 16, 16, float> c frag;
  wmma::fill_fragment(acc_frag, 0.0f);
```



```
for (int i = 0; i < K; i += 16) {
    int a_row = warp_m * 16;
    int a_col = i;
    int b row = i;
    int b_col = warp_n * 16;
   if (a_row < M && a_col < K && b_row < K && b_col < N) {</pre>
        wmma::load_matrix_sync(a_frag, a + a_row + a_col * lda, lda);
        wmma::load_matrix_sync(b_frag, b + b_row + b_col * ldb, ldb);
        wmma::mma_sync(acc_frag, a_frag, b_frag, acc_frag);
```



```
int c row = warp m * 16;
int c col = warp n * 16;
if (c_row < M && c_col < N) {</pre>
    wmma::load_matrix_sync(c_frag, c + c_row + c_col * ldc, ldc, wmma::mem_col_major);
    for (int I = 0; i < c_frag.num_elements; ++i)</pre>
        c_frag.x[i] = alpha * acc_frag.x[i] + beta * c_frag.x[i];
    wmma::store_matrix_sync(c + c_row + c_col * ldc, c_frag, ldc, wmma::mem_col_major);
```

### Tensor Cores 3.0







- INT8, INT4, INT1
- BF16, TF32



7 6

bfloat16

exponent (8 bit)



Dense trained

weights

fraction (7 bit)

### Structured sparsity

Can mask off some elements as being zero

sign

0

15 14

